Part Number Hot Search : 
02242 73G06P MAX4063 MAC210A6 CPH5862 30CPQ10 58004 C102M
Product Description
Full Text Search
 

To Download K9F5608Q0B-DCB0 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
Document Title
32M x 8 Bit , 16M x 16 Bit NAND Flash Memory
Revision History
Revision No. History
0.0 0.1 Initial issue. At Read2 operation in X16 device : A3 ~ A7 are Don' care ==> A3 ~ A7 are "L" t 1. IOL(R/B) of 1.8V device is changed. -min. Value: 7mA -->3mA -typ. Value: 8mA -->4mA 2. AC parameter is changed. tRP(min.) : 30ns --> 25ns 3. WP pin provides hardware protection and is recommended to be kept at VIL during power-up and power-down and recovery time of minimum 1s is required before internal circuit gets ready for any command sequences as shown in Figure 15. ---> WP pin provides hardware protection and is recommended to be kept at VIL during power-up and power-down and recovery time of minimum 10s is required before internal circuit gets ready for any command sequences as shown in Figure 15. 0.3 1. X16 TSOP1 pin is changed. : #36 pin is changed from VccQ to N.C . 1. In X16 device, bad block information location is changed from 256th byte to 256th and 261th byte. 2. tAR1, tAR2 are merged to tAR.(page 12) (before revision) min. tAR1 = 20ns , min. tAR2 = 50ns (after revision) min. tAR = 10ns 3. min. tCLR is changed from 50ns to 10ns.(page12) 4. min. tREA is changed from 35ns to 30ns.(page12) 5. min. tWC is changed from 50ns to 45ns.(page12) 6. Unique ID for Copyright Protection is available -The device includes one block sized OTP(One Time Programmable), which can be used to increase system security or to provide identification capabilities. Detailed information can be obtained by contact with Samsung. 7. tRHZ is divide into tRHZ and tOH.(page 12) - tRHZ : RE High to Output Hi-Z - tOH : RE High to Output Hold 8. tCHZ is divide into tCHZ and tOH.(page 12) - tCHZ : CE High to Output Hi-Z - tOH : CE High to Output Hold
Draft Date
May. 15th 2001 Sep. 20th 2001
Remark
Advance
0.2
Nov. 5th 2001
Feb. 15th 2002
0.4
Apr. 15th 2002
Note : For more detailed features and specifications including FAQ, please refer to Samsung' Flash web site. s http://www.intl.samsungsemi.com/Memory/Flash/datasheets.html The attached datasheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions about device. If you have any questions, please contact the SAMSUNG branch office near you.
1
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
Document Title
32M x 8 Bit , 16M x 16 Bit NAND Flash Memory
Revision History
Revision No. History
0.5 1. Add the Rp vs tr ,tf & Rp vs ibusy graph for 1.8V device (Page 33) 2. Add the data protection Vcc guidence for 1.8V device - below about 1.1V. (Page 34) The min. Vcc value 1.8V devices is changed. K9F56XXQ0B : Vcc 1.65V~1.95V --> 1.70V~1.95V Pb-free Package is added. K9F5608U0B-FCB0,FIB0 K9F5608Q0B-HCB0,HIB0 K9F5616U0B-HCB0,HIB0 K9F5616U0B-PCB0,PIB0 K9F5616Q0B-HCB0,HIB0 K9F5608U0B-HCB0,HIB0 K9F5608U0B-PCB0,PIB0 New definition of the number of invalid blocks is added. (Minimum 1004 valid blocks are guaranteed for each contiguous 128Mb memory space.) Pin assignment of TBGA A3 ball is changed. (before) N.C --> (after) Vss
Draft Date
Nov. 22.2002
Remark
0.6
Mar. 6.2003
0.7
Mar. 13rd 2003
0.8
Apr. 4th 2003
0.9
May. 24th 2003
Note : For more detailed features and specifications including FAQ, please refer to Samsung' Flash web site. s http://www.intl.samsungsemi.com/Memory/Flash/datasheets.html The attached datasheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions about device. If you have any questions, please contact the SAMSUNG branch office near you.
2
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
32M x 8 Bit / 16M x 16 Bit NAND Flash Memory
PRODUCT LIST
Part Number K9F5608Q0B-D,H K9F5616Q0B-D,H K9F5608U0B-Y,P K9F5608U0B-D,H K9F5608U0B-V,F K9F5616U0B-Y,P K9F5616U0B-D,H 2.7 ~ 3.6V X16 X8 Vcc Range 1.70 ~ 1.95V Organization X8 X16 TSOP1 TBGA WSOP1 TSOP1 TBGA PKG Type TBGA
FEATURES
* Voltage Supply - 1.8V device(K9F56XXQ0B) : 1.70~1.95V - 3.3V device(K9F56XXU0B) : 2.7 ~ 3.6 V * Organization - Memory Cell Array - X8 device(K9F5608X0B) : (32M + 1024K)bit x 8 bit - X16 device(K9F5616X0B) : (16M + 512K)bit x 16bit - Data Register - X8 device(K9F5608X0B) : (512 + 16)bit x 8bit - X16 device(K9F5616X0B) : (256 + 8)bit x16bit * Automatic Program and Erase - Page Program - X8 device(K9F5608X0B) : (512 + 16)Byte - X16 device(K9F5616X0B) : (256 + 8)Word - Block Erase : - X8 device(K9F5608X0B) : (16K + 512)Byte - X16 device(K9F5616X0B) : ( 8K + 256)Word * Page Read Operation - Page Size - X8 device(K9F5608X0B) : (512 + 16)Byte - X16 device(K9F5616X0B) : (256 + 8)Word - Random Access : 10s(Max.) - Serial Page Access : 50ns(Min.)
* Fast Write Cycle Time - Program time : 200s(Typ.) - Block Erase Time : 2ms(Typ.) * Command/Address/Data Multiplexed I/O Port * Hardware Data Protection - Program/Erase Lockout During Power Transitions * Reliable CMOS Floating-Gate Technology - Endurance : 100K Program/Erase Cycles - Data Retention : 10 Years * Command Register Operation * Intelligent Copy-Back * Unique ID for Copyright Protection * Package - K9F56XXU0B-YCB0/YIB0 48 - Pin TSOP I (12 x 20 / 0.5 mm pitch) - K9F56XXX0B-DCB0/DIB0 63- Ball TBGA ( 9 x 11 /0.8mm pitch , Width 1.0 mm) - K9F5608U0B-VCB0/VIB0 48 - Pin WSOP I (12X17X0.7mm) - K9F56XXU0B-PCB0/PIB0 48 - Pin TSOP I (12 x 20 / 0.5 mm pitch) - Pb-free Package - K9F56XXX0B-HCB0/HIB0 63- Ball TBGA ( 9 x 11 /0.8mm pitch , Width 1.0 mm) - Pb-free Package - K9F5608U0B-FCB0/FIB0 48 - Pin WSOP I (12X17X0.7mm) - Pb-free Package * K9F5608U0B-V,F(WSOPI ) is the same device as K9F5608U0B-Y,P(TSOP1) except package type.
GENERAL DESCRIPTION
Offered in 32Mx8bit or 16Mx16bit, the K9F56XXX0B is 256M bit with spare 8M bit capacity. The device is offered in 1.8V or 3.3V Vcc. Its NAND cell provides the most cost-effective solutIon for the solid state mass storage market. A program operation can be performed in typical 200s on the 528-byte(X8 device) or 264-word(X16 device) page and an erase operation can be performed in typical 2ms on a 16K-byte(X8 device) or 8K-word(X16 device) block. Data in the page can be read out at 50ns cycle time per word. The I/O pins serve as the ports for address and data input/output as well as command input. The on-chip write control automates all program and erase functions including pulse repetition, where required, and internal verification and margining of data. Even the write-intensive systems can take advantage of the K9F56XXX0Bs extended reliability of 100K program/erase cycles by providing ECC(Error Correcting Code) with real time mapping-out algorithm. The K9F56XXX0B is an optimum solution for large nonvolatile storage applications such as solid state file storage and other portable applications requiring non-volatility.
3
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
PIN CONFIGURATION (TSOP1)
K9F56XXU0B-YCB0,PCB0/YIB0,PIB0 X16
N.C N.C N.C N.C N.C GND R/B RE CE N.C N.C Vcc Vss N.C N.C CLE ALE WE WP N.C N.C N.C N.C N.C
X8
N.C N.C N.C N.C N.C GND R/B RE CE N.C N.C Vcc Vss N.C N.C CLE ALE WE WP N.C N.C N.C N.C N.C 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25
X8
N.C N.C N.C N.C I/O7 I/O6 I/O5 I/O4 N.C N.C N.C Vcc Vss N.C N.C N.C I/O3 I/O2 I/O1 I/O0 N.C N.C N.C N.C
X16
Vss I/O15 I/O7 I/O14 I/O6 I/O13 I/O5 I/O12 I/O4 N.C N.C Vcc N.C N.C N.C I/O11 I/O3 I/O10 I/O2 I/O9 I/O1 I/O8 I/O0 Vss
PACKAGE DIMENSIONS
48-PIN LEAD/LEAD FREE PLASTIC THIN SMALL OUT-LINE PACKAGE TYPE(I) 48 - TSOP1 - 1220F
Unit :mm/Inch
0.10 MAX 0.004 #48 ( 0.25 ) 0.010 12.40 0.488 MAX 0.50 0.0197 #24 #25 1.000.05 0.0390.002 0.25 0.010 TYP 18.400.10 0.7240.004
+0.075
20.000.20 0.7870.008
0.008-0.001
+0.07
+0.003
0.20 -0.03
#1
12.00 0.472
0.05 0.002 MIN
0.125 0.035
0~8 AE
0.45~0.75 0.018~0.030
( 0.50 ) 0.020
4
+0.003 0.005-0.001
1.20 0.047MAX
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
PIN CONFIGURATION (TBGA)
X8
DNU DNU DNU
/WP NC NC NC NC NC NC Vss ALE /RE NC NC NC I/O0 I/O1 I/O2 Vss /CE /WE NC NC NC NC NC R/B NC NC NC NC Vcc I/O7 Vss
K9F56XXX0B-DCB0,HCB0/DIB0,HIB0 X16
DNU DNU DNU DNU DNU DNU DNU
/WP NC NC NC NC ALE /RE NC NC NC Vss /CE /WE NC NC NC I/O7 R/B NC NC NC NC Vcc
DNU DNU DNU DNU
CLE NC NC NC NC NC NC NC NC NC NC
CLE NC NC NC NC NC NC I/O5
I/O8 I/O1 I/O10 I/O12 IO14 I/O0 Vss
VccQ I/O5 I/O6
I/O9 I/O3 VccQ I/O6 I/O15 I/O2 I/O11 I/O4 I/O13 Vss
I/O3 I/O4
DNU DNU DNU DNU
DNU DNU DNU DNU
DNU DNU DNU DNU
DNU DNU DNU DNU
(Top View)
(Top View)
PACKAGE DIMENSIONS
63-Ball TBGA (measured in millimeters) Top View Bottom View
9.000.10 0.80 x9= 7.20 0.80 x5= 4.00 9.000.10
(Datum A)
A
6
5
0.80 4
3
2
1
B
#A1
A B 0.80 x7= 5.60 2.00 0.320.05 0.450.05 0.900.10
(Datum B)
0.80 C D E 2.80 F G H 0.80 x11= 8.80
11.000.10
63-0.450.05
0.20 M A B
Side View
9.000.10
0.08MAX
5
11.000.10
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
PIN CONFIGURATION (WSOP1)
K9F5608U0B-VCB0,FCB0/VIB0,FIB0
N.C N.C DNU N.C N.C N.C R/B RE CE DNU N.C Vcc Vss N.C DNU CLE ALE WE WP N.C N.C DNU N.C N.C 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 N.C N.C DNU N.C I/O7 I/O6 I/O5 I/O4 N.C DNU N.C Vcc Vss N.C DNU N.C I/O3 I/O2 I/O1 I/O0 N.C DNU N.C N.C
PACKAGE DIMENSIONS
48-PIN LEAD/LEAD FREE PLASTIC VERY VERY THIN SMALL OUT-LINE PACKAGE TYPE (I) 48 - WSOP1 - 1217F
Unit :mm
0.70 MAX 15.400.10 0.580.04
#1
+0.07 -0.03
#48
+0.07 -0.03
0.16
12.000.10
0.50TYP (0.500.06)
0.20
#24
#25
(0.1Min)
0.10 +0.075 -0.035
8 0~
0.45~0.75 17.000.20
6
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
PIN DESCRIPTION
Pin Name I/O0 ~ I/O7 (K9F5608X0B) I/O0 ~ I/O15 (K9F5616X0B) Pin Function DATA INPUTS/OUTPUTS The I/O pins are used to input command, address and data, and to output data during read operations. The I/O pins float to high-z when the chip is deselected or when the outputs are disabled. I/O8 ~ I/O15 are used only in X16 organization device. Since command input and address input are x8 operation, I/O8 ~ I/O15 are not used to input command & address. I/O8 ~ I/O15 are used only for data input and output. COMMAND LATCH ENABLE The CLE input controls the activating path for commands sent to the command register. When active high, commands are latched into the command register through the I/O ports on the rising edge of the WE signal. ADDRESS LATCH ENABLE The ALE input controls the activating path for address to the internal address registers. Addresses are latched on the rising edge of WE with ALE high. CHIP ENABLE The CE input is the device selection control. When the device is in the Busy state, CE high is ignored, and the device does not return to standby mode in program or erase opertion. Regarding CE control during read operation, refer to ' Page read'section of Device operation. READ ENABLE The RE input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid tREA after the falling edge of RE which also increments the internal column address counter by one. WRITE ENABLE The WE input controls writes to the I/O port. Commands, address and data are latched on the rising edge of the WE pulse. WRITE PROTECT The WP pin provides inadvertent write/erase protection during power transitions. The internal high voltage generator is reset when the WP pin is active low. READY/BUSY OUTPUT The R/B output indicates the status of the device operation. When low, it indicates that a program, erase or random read operation is in process and returns to high state upon completion. It is an open drain output and does not float to high-z condition when the chip is deselected or when outputs are disabled. OUTPUT BUFFER POWER VCCQ is the power supply for Output Buffer. VccQ is internally connected to Vcc, thus should be biased to Vcc. POWER VCC is the power supply for device. GROUND NO CONNECTION Lead is not internally connected. GND INPUT FOR ENABLING SPARE AREA To do sequential read mode including spare area , connect this input pin to Vss or set to static low state or to do sequential read mode excluding spare area , connect this input pin to Vcc or set to static high state. DO NOT USE Leave it disconnected. NOTE : Connect all VCC and VSS pins of each device to common power supply outputs. Do not leave VCC or VSS disconnected.
CLE
ALE
CE
RE
WE
WP
R/B
VccQ
Vcc Vss N.C
GND
DNU
7
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
Figure 1-1. K9F5608X0B (X8) FUNCTIONAL BLOCK DIAGRAM
VCC VSS A9 - A24 X-Buffers Latches & Decoders Y-Buffers Latches & Decoders
256M + 8M Bit NAND Flash ARRAY
A0 - A7
(512 + 16)Byte x 65536 Page Register & S/A
A8
Command Command Register
Y-Gating
I/O Buffers & Latches
VCC/VCCQ VSS I/0 0 I/0 7
CE RE WE
Control Logic & High Voltage Generator
Global Buffers
Output Driver
CLE ALE WP
Figure 2-1. K9F5608X0B (X8) ARRAY ORGANIZATION
1 Block =32 Pages = (16K + 512) Byte
64K Pages (=2,048 Blocks)
1st half Page Register (=256 Bytes)
2nd half Page Register (=256 Bytes)
1 Page = 528 Byte 1 Block = 528 Byte x 32 Pages = (16K + 512) Byte 1 Device = 528Bytes x 32Pages x 2048 Blocks = 264 Mbits 8 bit 16 Byte
512Byte
Page Register
512 Byte 16 Byte I/O 2 A2 A11 A19 I/O 3 A3 A12 A20
I/O 0 ~ I/O 7
I/O 0 1st Cycle 2nd Cycle 3rd Cycle A0 A9 A17
I/O 1 A1 A10 A18
I/O 4 A4 A13 A21
I/O 5 A5 A14 A22
I/O 6 A6 A15 A23
I/O 7 A7 A16 A24 Column Address Row Address (Page Address)
NOTE : Column Address : Starting Address of the Register. 00h Command(Read) : Defines the starting address of the 1st half of the register. 01h Command(Read) : Defines the starting address of the 2nd half of the register. * A8 is set to "Low" or "High" by the 00h or 01h Command. * The device ignores any additional input of address cycles than reguired.
8
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
Figure 1-2. K9F5616X0B (X16) FUNCTIONAL BLOCK DIAGRAM
VCC VSS A9 - A24 X-Buffers Latches & Decoders Y-Buffers Latches & Decoders
256M + 8M Bit NAND Flash ARRAY
A0 - A7
(256 + 8)Word x 65536 Page Register & S/A Y-Gating
Command Command Register I/O Buffers & Latches VCC/VCCQ VSS I/0 0 I/0 15
CE RE WE
Control Logic & High Voltage Generator
Global Buffers
Output Driver
CLE ALE WP
Figure 2-2. K9F5616X0B (X16) ARRAY ORGANIZATION
1 Block =32 Pages = (8K + 256) Word
64K Pages (=2,048 Blocks)
Page Register (=256 Words)
1 Page = 264 Word 1 Block = 264 Word x 32 Pages = (8K + 256) Word 1 Device = 264Words x 32Pages x 2048 Blocks = 264 Mbits 16 bit 8 Word
256Word
Page Register
256 Word 8 Word I/O 3 A3 A12 A20 I/O 4 A4 A13 A21
I/O 0 ~ I/O 15
I/O 0 1st Cycle 2nd Cycle 3rd Cycle A0 A9 A17
I/O 1 A1 A10 A18
I/O 2 A2 A11 A19
I/O 5 A5 A14 A22
I/O 6 A6 A15 A23
I/O 7 A7 A16 A24
I/O8 to 15
L* L* L*
Column Address Row Address (Page Address)
NOTE : Column Address : Starting Address of the Register. * L must be set to "Low".
9
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
PRODUCT INTRODUCTION
The K9F56XXX0B is a 264Mbit(276,824,064 bit) memory organized as 65,536 rows(pages) by 528(X8 device) or 264(X16 device) columns. Spare eight columns are located from column address of 512~527(X8 device) or 256~263(X16 device). A 528-byte(X8 device) or 264-word(X16 device) data register is connected to memory cell arrays accommodating data transfer between the I/O buffers and memory during page read and page program operations. The memory array is made up of 16 cells that are serially connected to form a NAND structure. Each of the 16 cells resides in a different page. A block consists of two NAND structures. A NAND structure consists of 16 cells. Total 16896 NAND cells reside in a block. The array organization is shown in Figure 2-1,2-2. The program and read operations are executed on a page basis, while the erase operation is executed on a block basis. The memory array consists of 2048 separately erasable 16K-Byte(X8 device) or 8K-Word(X16 device) blocks. It indicates that the bit by bit erase operation is prohibited on the K9F56XXX0B. The K9F56XXX0B has addresses multiplexed into 8 I/Os(X16 device case: lower 8 I/Os). K9F5616X0B allows sixteen bit wide data transport into and out of page registers. This scheme dramatically reduces pin counts while providing high performance and allows systems upgrades to future densities by maintaining consistency in system board design. Command, address and data are all written through I/Os by bringing WE to low while CE is low. Data is latched on the rising edge of WE. Command Latch Enable(CLE) and Address Latch Enable(ALE) are used to multiplex command and address respectively, via the I/O pins. Some commands require one bus cycle. For example, Reset command, Read command, Status Read command, etc require just one cycle bus. Some other commands like Page Program and Copy-back Program and Block Erase, require two cycles: one cycle for setup and the other cycle for execution. The 32M-byte(X8 device) or 16M-word(X16 device) physical space requires 24 addresses, thereby requiring three cycles for word-level addressing: column address, low row address and high row address, in that order. Page Read and Page Program need the same three address cycles following the required command input. In Block Erase operation, however, only the two row address cycles are used. Device operations are selected by writing specific commands into the command register. Table 1 defines the specific commands of the K9F56XXX0B. The device includes one block sized OTP(One Time Programmable), which can be used to increase system security or to provide identification capabilities. Detailed information can be obtained by contact with Samsung.
Table 1. COMMAND SETS
Function Read 1 Read 2 Read ID Reset Page Program Copy-Back Program Block Erase Read Status 1st. Cycle 00h/01h 50h 90h FFh 80h 00h 60h 70h
(1)
2nd. Cycle 10h 8Ah D0h -
Acceptable Command during Busy
O
O
NOTE : 1. The 01h command is available only on X8 device(K9F5608X0B). Caution : Any undefined command inputs are prohibited except for above command set of Table 1.
10
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
ABSOLUTE MAXIMUM RATINGS
Parameter Symbol VIN/OUT Voltage on any pin relative to VSS VCC VCCQ Temperature Under Bias K9F56XXX0B-XCB0 K9F56XXX0B-XIB0 Storage Temperature Short Circuit Current K9F56XXX0B-XCB0 K9F56XXX0B-XIB0 Ios 5 TSTG TBIAS -0.6 to + 2.45 -0.2 to + 2.45 -0.2 to + 2.45 -10 to +125 -40 to +125 -65 to +150 Rating K9F56XXQ0B(1.8V) K9F56XXU0B(3.3V) -0.6 to + 4.6 -0.6 to + 4.6 -0.6 to + 4.6 C C mA V Unit
NOTE: 1. Minimum DC voltage is -0.6V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <30ns. Maximum DC voltage on input/output pins is VCC,+0.3V which, during transitions, may overshoot to VCC+2.0V for periods <20ns. 2. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
RECOMMENDED OPERATING CONDITIONS
(Voltage reference to GND, K9F56XXX0B-XCB0 :TA=0 to 70C, K9F56XXX0B-XIB0 :TA=-40 to 85C) Parameter Supply Voltage Supply Voltage Supply Voltage Symbol VCC VCCQ VSS K9F56XXQ0B(1.8V) Min 1.70 1.70 0 Typ. 1.8 1.8 0 Max 1.95 1.95 0 Min 2.7 2.7 0 K9F56XXU0B(3.3V) Typ. 3.3 3.3 0 Max 3.6 3.6 0 Unit V V V
DC AND OPERATING CHARACTERISTICS(Recommended operating conditions otherwise noted.)
Parameter Operating Current Sequential Read Program Erase Stand-by Current(TTL) Stand-by Current(CMOS) Input Leakage Current Output Leakage Current Symbol ICC1 ICC2 ICC3 ISB1 ISB2 ILI ILO Test Conditions tRC=50ns, CE=VIL IOUT=0mA CE=VIH, WP=0V/VCC CE=VCC-0.2, WP=0V/VCC VIN=0 to Vcc(max) VOUT=0 to Vcc(max) I/O pins Input High Voltage VIH Except I/O pins Input Low Voltage, All inputs Output High Voltage Level Output Low Voltage Level Output Low Current(R/B) VIL VOH VOL IOL(R/B) K9F56XXQ0B :IOH=-100A K9F56XXU0B :IOH=-400A K9F56XXQ0B :IOL=100uA K9F56XXU0B :IOL=2.1mA K9F56XXQ0B :VOL=0.1V K9F56XXU0B :VOL=0.4V VCC-0.4 -0.3 VCCQ-0.1 3 4 K9F56XXQ0B(1.8V) Min VCCQ-0.4 Typ 8 8 8 10 Max 15 15 15 1 50 10 10 VCCQ K9F56XXU0B(3.3V) Min 2.0 2.0 -0.3 2.4 8 Typ 10 10 10 10 10 Max 20 20 20 1 50 10 10 VCCQ+0.3 VCC+0.3 0.8 0.4 mA V A mA Unit
+0.3
VCC
+0.3
0.4 0.1 -
11
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
Max 2048 Unit Blocks
VALID BLOCK
Parameter Valid Block Number Symbol NVB Min 2013 Typ. -
NOTE : 1. The K9F56XXX0B may include invalid blocks when first shipped. Additional invalid blocks may develop while being used. The number of valid blocks is presented with both cases of invalid blocks considered. Invalid blocks are defined as blocks that contain one or more bad bits. Do not erase or program factory-marked bad blocks. Refer to the attached technical notes for a appropriate management of invalid blocks. 2. The 1st block, which is placed on 00h block address, is fully guaranteed to be a valid block, does not require Error Correction. 3. The number of initial bad blocks upon shipping does not exceed 20. 4. Minimum 1004 valid blocks are guaranteed for each contiguous 128Mb memory space.
AC TEST CONDITION
(K9F56XXX0B-XCB0 :TA=0 to 70C, K9F56XXX0B-XIB0 :TA=-40 to 85C K9F56XXQ0B : Vcc=1.70V~1.95V , K9F56XXU0B : Vcc=2.7V~3.6V unless otherwise noted) Parameter Input Pulse Levels Input Rise and Fall Times Input and Output Timing Levels K9F56XXQ0B:Output Load (VccQ:1.8V +/-10%) K9F56XXU0B:Output Load (VccQ:3.0V +/-10%) K9F56XXU0B:Output Load (VccQ:3.3V +/-10%) K9F56XXQ0B 0V to VccQ 5ns VccQ/2 1 TTL GATE and CL=30pF K9F56XXU0B 0.4V to 2.4V 5ns 1.5V 1 TTL GATE and CL=50pF 1 TTL GATE and CL=100pF
CAPACITANCE(TA=25C, VCC=1.8V/3.3V, f=1.0MHz)
Item Input/Output Capacitance Input Capacitance Symbol CI/O CIN Test Condition VIL=0V VIN=0V Min Max 10 10 Unit pF pF
NOTE : Capacitance is periodically sampled and not 100% tested.
MODE SELECTION
CLE H L H L L L L X X X X X ALE L H L H L L L X X X X
(1)
CE L L L L L L L X X X X H
WE
RE H H H H H
GND X X X X L L
WP X X H H H X X X H H L 0V/VCC
(2)
Mode Read Mode Command Input Address Input(3clock) Write Mode Data Input Data Output During Read(Busy) on K9F5608U0B_Y,P or K9F5608U0B_V,F During Read(Busy) on the devices except K9F5608U0B_Y,P and K9F5608U0B_V,F During Program(Busy) During Erase(Busy) Write Protect Stand-by Command Input Address Input(3clock)
H H X X X X X H H X X X X
L L L X X 0V
X
NOTE : 1. X can be VIL or VIH. 2. WP should be biased to CMOS high or CMOS low for standby.
Program/Erase Characteristics
Parameter Program Time Number of Partial Program Cycles in the Same Page Block Erase Time Main Array Spare Array Symbol tPROG Nop tBERS Min Typ 200 2 Max 500 2 3 3 Unit s cycles cycles ms
12
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
AC Timing Characteristics for Command / Address / Data Input
Parameter CLE Set-up Time CLE Hold Time CE Setup Time CE Hold Time WE Pulse Width ALE Setup Time ALE Hold Time Data Setup Time Data Hold Time Write Cycle Time WE High Hold Time Symbol tCLS tCLH tCS tCH tWP tALS tALH tDS tDH tWC tWH Min 0 10 0 10 25 (1) 0 10 20 10 45 15 Max .Unit ns ns ns ns ns ns ns ns ns ns ns
NOTE :
1. If tCS is set less than 10ns, tWP must be minimum 35ns, otherwise, tWP may be minimum 25ns.
AC Characteristics for Operation
Parameter Data Transfer from Cell to Register ALE to RE Delay CLE to RE Delay Ready to RE Low RE Pulse Width WE High to Busy Read Cycle Time CE Access Time RE Access Time RE High to Output Hi-Z CE High to Output Hi-Z RE or CE High to Output hold RE High Hold Time Output Hi-Z to RE Low WE High to RE Low Device Resetting Time(Read/Program/Erase) Last RE High to Busy(at sequential read) K9F5608U0BY,P,V,F only CE High to Ready(in case of interception by CE at read) CE High Hold Time(at the last serial read)(2) Symbol tR tAR tCLR tRR tRP tWB tRC tCEA tREA tRHZ tCHZ tOH tREH tIR tWHR tRST tRB tCRY tCEH Min 10 10 20 25 50 15 15 0 60 100 Max 10 100 45 30 30 20 5/10/500(1) 100 50 +tr(R/B) (3)
Unit s ns ns ns ns ns ns ns ns ns ns
ns ns ns s ns ns ns
NOTE : 1. If reset command(FFh) is written at Ready state, the device goes into Busy for maximum 5us. 2. To break the sequential read cycle, CE must be held high for longer time than tCEH. 3. The time to Ready depends on the value of the pull-up resistor tied R/B pin.
13
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
NAND Flash Technical Notes
Invalid Block(s)
Invalid blocks are defined as blocks that contain one or more invalid bits whose reliability is not guaranteed by Samsung. The information regarding the invalid block(s) is so called as the invalid block information. Devices with invalid block(s) have the same quality level as devices with all valid blocks and have the same AC and DC characteristics. An invalid block(s) does not affect the performance of valid block(s) because it is isolated from the bit line and the common source line by a select transistor. The system design must be able to mask out the invalid block(s) via address mapping. The 1st block, which is placed on 00h block address, is fully guaranteed to be a valid block, does not require Error Correction.
Identifying Invalid Block(s)
All device locations are erased(FFh) except locations where the invalid block(s) information is written prior to shipping. The invalid block(s) status is defined by the 6th byte(X8 device) or 1st word(X16 device) in the spare area. Samsung makes sure that either the 1st or 2nd page of every invalid block has non-FFh(X8 device) or non-FFFFh(X16 device) data at the column address of 517(X8 device) or 256 and 261(X16 device). Since the invalid block information is also erasable in most cases, it is impossible to recover the information once it has been erased. Therefore, the system must be able to recognize the invalid block(s) based on the original invalid block information and create the invalid block table via the following suggested flow chart(Figure 3). Any intentional erasure of the original invalid block information is prohibited.
Start
Set Block Address = 0
Increment Block Address
Create (or update) Invalid Block(s) Table
No
*
Check "FFh" ? Yes
Check "FFh" at the column address 517(X8 device) or 256 and 261(X16 device) of the 1st and 2nd page in the block
No
Last Block ?
Yes
End
Figure 3. Flow chart to create invalid block table.
14
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
NAND Flash Technical Notes (Continued)
Error in write or read operation
Within its life time, the additional invalid blocks may develop with NAND Flash memory. Refer to the qualification report for the actual data.The following possible failure modes should be considered to implement a highly reliable system. In the case of status read failure after erase or program, block replacement should be done. Because program status fail during a page program does not affect the data of the other pages in the same block, block replacement can be executed with a page-sized buffer by finding an erased empty block and reprogramming the current target data and copying the rest of the replaced block. To improve the efficiency of memory space, it is recommended that the read or verification failure due to single bit error be reclaimed by ECC without any block replacement. The said additional block failure rate does not include those reclaimed blocks. Failure Mode Erase Failure Write Program Failure Single Bit Failure Detection and Countermeasure sequence Status Read after Erase --> Block Replacement Status Read after Program --> Block Replacement Read back ( Verify after Program) --> Block Replacement or ECC Correction Verify ECC -> ECC Correction
Read
ECC
: Error Correcting Code --> Hamming Code etc. Example) 1bit correction & 2bit detection
Program Flow Chart
If ECC is used, this verification operation is not needed. Start Write 00h
Write 80h
Write Address
Write Address
Write Data
Wait for tR Time
Write 10h
Verify Data
No
*
Program Error
Read Status Register Yes Program Completed I/O 6 = 1 ? or R/B = 1 ? Yes No I/O 0 = 0 ? No
*
*
Program Error
: If program operation results in an error, map out the block including the page in error and copy the target data to another block.
Yes
15
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
NAND Flash Technical Notes (Continued)
Erase Flow Chart
Start Write 60h Write Block Address Write D0h Read Status Register
Read Flow Chart
Start Write 00h Write Address Read Data ECC Generation
I/O 6 = 1 ? or R/B = 1 ? Yes No I/O 0 = 0 ? Yes Erase Completed
No
Reclaim the Error
No
Verify ECC Yes Page Read Completed
*
Erase Error
*
: If erase operation results in an error, map out the failing block and replace it with another block.
Block Replacement
1st (n-1)th nth (page)
{ {
Block A 2 an error occurs. Buffer memory of the controller. Block B 1
1st (n-1)th nth (page)
* Step1 When an error happens in the nth page of the Block ' during erase or program operation. A' * Step2 Copy the nth page data of the Block ' in the buffer memory to the nth page of another free block. (Block ' ) A' B' * Step3 Then, copy the data in the 1st ~ (n-1)th page to the same location of the Block ' . B' * Step4 Do not further erase Block ' by creating an ' A' invalid Block'table or other appropriate scheme.

16
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0 Pointer Operation of K9F5608X0B(X8)
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
Samsung NAND Flash has three address pointer commands as a substitute for the two most significant column addresses. ' 00h' command sets the pointer to ' area(0~255byte), ' A' 01h'command sets the pointer to ' area(256~511byte), and ' B' 50h'command sets the pointer to ' area(512~527byte). With these commands, the starting column address can be set to any of a whole C' page(0~527byte). ' 00h' or ' 50h' is sustained until another address pointer command is inputted. ' 01h' command, however, is effective only for one operation. After any operation of Read, Program, Erase, Reset, Power_Up is executed once with ' 01h' command, the address pointer returns to ' area by itself. To program data starting from ' or ' area, ' A' A' C' 00h'or ' 50h'command must be inputted before ' 80h' command is written. A complete read operation prior to ' 80h' command is not necessary. To program data starting from ' area, ' B' 01h'command must be inputted right before ' 80h'command is written.
"A" area (00h plane)
"B" area (01h plane) 256 Byte
"C" area (50h plane) 16 Byte
Table 2. Destination of the pointer Command 00h 01h 50h Pointer position 0 ~ 255 byte 256 ~ 511 byte 512 ~ 527 byte Area 1st half array(A) 2nd half array(B) spare array(C)
256 Byte
"A"
"B"
"C" Internal Page Register
Pointer select commnad (00h, 01h, 50h)
Pointer
Figure 4. Block Diagram of Pointer Operation
(1) Command input sequence for programming ' area A'
The address pointer is set to ' area(0~255), and sustained A' Address / Data input 00h 80h 10h 00h 80h Address / Data input 10h
' ,' ,' area can be programmed. A' B' C' It depends on how many data are inputted.
' 00h'command can be omitted.
(2) Command input sequence for programming ' area B'
The address pointer is set to ' area(256~512), and will be reset to B' ' area after every program operation is executed. A' Address / Data input 01h 80h 10h 01h 80h Address / Data input 10h
' , ' area can be programmed. B' C' It depends on how many data are inputted.
' 01h'command must be rewritten before every program operation
(3) Command input sequence for programming ' area C'
The address pointer is set to ' area(512~527), and sustained C' Address / Data input 50h 80h 10h 50h 80h Address / Data input 10h
Only ' area can be programmed. C'
' 50h'command can be omitted.
17
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0 Pointer Operation of K9F5616X0B(X16)
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
Samsung NAND Flash has two address pointer commands as a substitute for the most significant column address. ' 00h'command sets the pointer to ' area(0~255word), and ' A' 50h' command sets the pointer to ' area(256~263word). With these commands, the B' starting column address can be set to any of a whole page(0~263word). ' 00h'or ' 50h'is sustained until another address pointer command is inputted. To program data starting from ' or ' area, ' A' B' 00h' or ' 50h' command must be inputted before ' 80h' command is written. A complete read operation prior to ' 80h'command is not necessary.
"A" area (00h plane)
"B" area (50h plane) 8 Word
Table 3. Destination of the pointer Command 00h 50h Pointer position 0 ~ 255 word 256 ~ 263 word Area main array(A) spare array(B)
256 Word
"A"
"B" Internal Page Register
Pointer select command (00h, 50h)
Pointer
Figure 5. Block Diagram of Pointer Operation
(1) Command input sequence for programming ' area A'
The address pointer is set to ' area(0~255), and sustained A' Address / Data input 00h 80h 10h 00h 80h Address / Data input 10h
' ,' area can be programmed. A' B' It depends on how many data are inputted.
' 00h'command can be omitted.
(2) Command input sequence for programming ' area B'
The address pointer is set to ' area(256~263), and sustained B' Address / Data input 50h 80h 10h 50h 80h Address / Data input 10h
Only ' area can be programmed. B'
' 50h'command can be omitted.
18
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0 System Interface Using CE don' t-care.
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
For an easier system interface, CE may be inactive during the data-loading or sequential data-reading as shown below. The internal 528byte/264word page registers are utilized as seperate buffers for this operation and the system design gets more flexible. In addition, for voice or audio applications which use slow cycle time on the order of u-seconds, de-activating CE during the data-loading and reading would provide significant savings in power consumption.
Figure 6. Program Operation with CE don' t-care. CLE
CE don' t-care
CE
WE ALE I/Ox
80h
Start Add.(3Cycle)
Data Input
Data Input
10h
tCS CE
tCH CE
tCEA
tREA tWP WE I/O0~15 out RE
Figure 7. Read Operation with CE don' t-care.
CLE
On K9F5608U0B_Y,P or K9F5608U0B_V,F CE must be held low during tR
CE don' t-care
CE
RE ALE R/B tR
WE I/Ox
00h
Start Add.(3Cycle)
Data Output(sequential)
19
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
DATA Data In/Out ~528byte ~264word
Device K9F5608X0B(X8 device) K9F5616X0B(X16 device)
I/O I/Ox I/O 0 ~ I/O 7 I/O 0 ~ I/O 15
1)
NOTE: 1. I/O8~15 must be set to "0" during command or address input. 2. I/O8~15 are used only for data bus.
* Command Latch Cycle
CLE tCLS tCS CE tCLH tCH
tWP WE
tALS ALE tDS I/Ox
tALH
tDH
Command
* Address Latch Cycle
tCLS CLE
tCS CE
tWC
tWC
tWP WE tALS ALE tDS I/Ox tDH tWH tALH tALS
tWP tWH tALH tALS
tWP
tALH
tDS
tDH
tDS
tDH
AO~A7
A9~A16
A17~A24
20
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
* Input Data Latch Cycle
tCLH CLE
tCH CE
tALS ALE
tWC
tWP WE tDS I/Ox tWH tDH
tWP
tDH
tWP tDH
tDS
tDS
DIN 0 DIN 1 DIN n
* Serial access Cycle after Read(CLE=L, WE=H, ALE=L)
CE
tRC tREH tCHZ* tOH
RE
tRP
tRHZ*
tREA
tREA
tREA
tRHZ* tOH Dout
I/Ox tRR R/B
Dout
Dout
NOTES : Transition is measured 200mV from steady state voltage with load. This parameter is sampled and not 100% tested.
21
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
* Status Read Cycle
tCLR CLE tCLS tCS CE tCH tWP WE tWHR RE tDS I/Ox 70h tDH tIR tREA tRHZ tOH Status Output tCEA tCHZ tOH tCLH
READ1 OPERATION(READ ONE PAGE)
CLE 1) CE tWC WE tWB tAR ALE tR RE N Address tRR I/Ox
Read CMD A0~A7 A9~A16 A17~A24 Dout N Dout N+1 Dout N+2 Dout N+3
On K9F5608U0B_Y,P or K9F5608U0B_V,F CE must be held low during tR
tCEH tCHZ tOH
tCRY
tRC
tRHZ tOH
Dout m
Column Address
Page(Row) Address Busy
tRB
R/B
1)
X8 device : m = 528 , Read CMD = 00h or 01h X16 device : m = 264 , Read CMD = 00h
NOTES : 1) is only valid on K9F5608U0B_Y,P or K9F5608U0B_V,F
22
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
READ1 OPERATION (INTERCEPTED BY CE)
CLE
On K9F5608U0B_Y,P or K9F5608U0B_V,F CE must be held low during tR
CE
WE tWB tAR ALE tR RE N Address tRR I/Ox
Read CMD
Col. Add Row Add1 Row Add2
tCHZ tOH tRC
Dout N
Dout N+1
Dout N+2
Dout N+3
Column Address
Page(Row) Address Busy
R/B
READ2 OPERATION (READ ONE PAGE)
CLE
On K9F5608U0B_Y,P or K9F5608U0B_V,F CE must be held low during tR
CE
WE tWB ALE
tR tAR tRR
RE
I/Ox
50h
Col. Add
Row Add1
Row Add2
Dout n+M
Dout n+M+1
n
Dout n+m
R/B M Address
X8 device : A0~A3 are Valid Address & A4~A7 are Dont care X16 device : A0~A2 are Valid Address & A3~A7 are "L" X8 device : n = 512, m = 16 X16 device : n = 256, m = 8
Selected Row
m Start address M
23
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
SEQUENTIAL ROW READ OPERATION (only for K9F5608U0B-Y,P and K9F5608U0B-V,F, Valid with in a block)
CLE
CE
WE
ALE
RE
I/Ox
00h
Col. Add
Row Add1
Row Add2
Dout N
Dout N+1
Dout N+2
Dout 527
Dout 0
Dout 1
Dout 2

Dout 527
R/B
M
Busy
Busy
M+1
Ready
N
Output
Output
PAGE PROGRAM OPERATION
CLE
CE tWC WE tWB ALE tPROG tWC tWC
RE
N Address
I/Ox
80h
Col. Add
Row Add1
Row Add2
Sequential Data Column Input Command Address
Page(Row) Address
Din Din N N+1 1 up to m Data Serial Input
Din m
10h Program Command
70h Read Status Command
I/O0
X8 device : m = 528 byte X16 device : m = 264 word
R/B
I/O0=0 Successful Program I/O0=1 Error in Program
24
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
COPY-BACK PROGRAM OPERATION
CLE
CE tWC WE tWB tWB
tPROG
ALE tR RE
I/Ox
00h
Col. Add
Row Add1
Row Add2
8Ah
A0~A7 A9~A16 A17~A24 Address
70h Read Status Command
I/O0
Column Page(Row) Address Address
Program Column Page(Row)
CommandAddress
Busy
R/B
Busy
I/O0=0 Successful Program I/O0=1 Error in Program
BLOCK ERASE OPERATION (ERASE ONE BLOCK)
CLE
CE tWC WE tWB ALE tBERS
RE
I/Ox
60h
A9~A16
A17~A24
DOh
70h
I/O 0
Page(Row) Address
R/B
Auto Block Erase Setup Command Erase Command
Busy
Read Status Command
I/O0=0 Successful Erase I/O0=1 Error in Erase
25
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
MANUFACTURE & DEVICE ID READ OPERATION
CLE
CE
WE
ALE tAR RE tREA I/Ox
90h Read ID Command 00h Address. 1cycle ECh Maker Code Device Code* Device Code
Device K9F5608Q0B K9F5608U0B K9F5616Q0B K9F5616U0B
Device Code* 35h 75h XX45h XX55h
26
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
DEVICE OPERATION
PAGE READ
Upon initial device power up, the device defaults to Read1 mode. This operation is also initiated by writing 00h to the command register along with three address cycles. Once the command is latched, it does not need to be written for the following page read operation. Two types of operations are available : random read, serial page read. The random read mode is enabled when the page address is changed. The 528 bytes(X8 device) or 264 words(X16 device) of data within the selected page are transferred to the data registers in less than 10s(tR). The system controller can detect the completion of this data transfer(tR) by analyzing the output of R/B pin. Once the data in a page is loaded into the registers, they may be read out in 50ns cycle time by sequentially pulsing RE. High to low transitions of the RE clock output the data starting from the selected column address up to the last column address[column 511/ 527(X8 device) 255 /263(X16 device) depending on the state of GND input pin]. The way the Read1 and Read2 commands work is like a pointer set to either the main area or the spare area. The spare area of 512 ~527 bytes(X8 device) or 256~263 words(X16 device) may be selectively accessed by writing the Read2 command with GND input pin low. Addresses A0~A3(X8 device) or A0~A2(X16 device) set the starting address of the spare area while addresses A4~A7 are ignored in X8 device case or A3~A7 must be "L" in X16 device case. The Read1 command is needed to move the pointer back to the main area. Figures 8, 9 show typical sequence and timings for each read operation. Sequential Row Read is available only for K9F5608U0B_Y,P and K9F5608U0B_V,F : After the data of last column address is clocked out, the next page is automatically selected for sequential row read. Waiting 10s again allows reading the selected page. The sequential row read operation is terminated by bringing CE high. Unless the operation is aborted, the page address is automatically incremented for sequential row read as in Read1 operation and spare sixteen bytes of each page may be sequentially read. The Sequential Read 1 and 2 operation is allowed only within a block and after the last page of a block is readout, the sequential read operation must be terminated by bringing CE high. When the page address moves onto the next block, read command and address must be given. Figures 8-1, 9-1 show typical sequence and timings for sequential row read operation.
Figure 8. Read1 Operation CLE CE WE ALE tR R/B RE I/Ox
00h Start Add.(3Cycle) (00h Command) Data Output(Sequential) (01h Command) 1st half array 2st half array
On K9F5608U0B_Y,P or K9F5608U0B_V,F CE must be held low during tR
X8 device : A0 ~ A7 & A9 ~ A24 X16 device : A0 ~ A7 & A9 ~ A24
1)
Main array
Data Field
Spare Field
Data Field
Spare Field
NOTE: 1) After data access on 2nd half array by 01h command, the start pointer is automatically moved to 1st half array (00h) at next cycle. 01h command is only available on X8 device(K9F5608X0B).
27
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0 Figure 9. Read2 Operation CLE CE WE ALE R/B RE I/Ox
50h Start Add.(3Cycle)
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
On K9F5608U0B_Y,P or K9F5608U0B_V,F CE must be held low during tR
tR
Data Output(Sequential) Spare Field
X8 device : A0 ~ A3 & A9 ~ A24 X16 device : A0 ~ A2 & A9 ~ A24 X8 device : A4 ~ A7 Don' care t X16 device : A3 ~ A7 are "L"
Main array
Data Field
Spare Field
Figure 8-1. Sequential Row Read1 Operation (only for K9F5608U0B-Y,P and K9F5608U0B-V,F Valid with in a block ) tR tR
R/B I/Ox
00h 01h Start Add.(3Cycle) A0 ~ A7 & A9 ~ A24
tR
Data Output 1st
Data Output 2nd (528 Byte)
Data Output Nth (528 Byte) (GND input=H, 00h Command)
1st half array 2nd half array
(GND input=L, 00h Command)
1st half array 2nd half array
(GND input=L, 01h Command)
1st half array 2nd half array
Block
1st 2nd Nth
1st 2nd Nth
1st 2nd Nth
Data Field
Spare Field
Data Field
Spare Field
Data Field
Spare Field
28
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
Figure 9-1. Sequential Row Read2 Operation (GND Input=Fixed Low) (only for K9F5608U0B-Y,P and K9F5608U0B-V,F Valid with in a block)
R/B I/Ox
Start Add.(3Cycle) A0 ~ A3 & A9 ~ A24 (A4 ~ A7 : Dont Care)
tR
tR
tR
50h
Data Output 1st
Data Output 2nd (16Byte)
Data Output Nth (16Byte)
1st Block Nth
Data Field
Spare Field
29
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0 PAGE PROGRAM
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
The device is programmed basically on a page basis, but it does allow multiple partial page programing of a byte/word or consecutive bytes/words up to 528(X8 device) or 264(X16 device), in a single page program cycle. The number of consecutive partial page programming operation within the same page without an intervening erase operation should not exceed 2 for main array and 3 for spare array. The addressing may be done in any random order in a block. A page program cycle consists of a serial data loading period in which up to 528 bytes(X8 device) or 264 words(X16 device) of data may be loaded into the page register, followed by a non-volatile programming period where the loaded data is programmed into the appropriate cell. About the pointer operation, please refer to the attached technical notes. The serial data loading period begins by inputting the Serial Data Input command(80h), followed by the three address cycles input and then serial data loading. The words other than those to be programmed do not need to be loaded.The Page Program confirm command(10h) initiates the programming process. Writing 10h alone without previously entering the serial data will not initiate the programming process. The internal write controller automatically executes the algorithms and timings necessary for program and verify, thereby freeing the system controller for other tasks. Once the program process starts, the Read Status Register command may be entered, with RE and CE low, to read the status register. The system controller can detect the completion of a program cycle by monitoring the R/B output, or the Status bit(I/O 6) of the Status Register. Only the Read Status command and Reset command are valid while programming is in progress. When the Page Program is complete, the Write Status Bit(I/O 0) may be checked(Figure 10). The internal write verify detects only errors for "1"s that are not successfully programmed to "0"s. The command register remains in Read Status command mode until another valid command is written to the command register.
Figure 10. Program Operation tPROG R/B I/Ox
80h
Address & Data Input
10h
70h
I/O0
Pass
Fail
COPY-BACK PROGRAM
The copy-back program is configured to quickly and efficiently rewrite data stored in one page within the array to another page within the same array without utilizing an external memory. Since the time-consuming sequently-reading and its re-loading cycles are removed, the system performance is improved. The benefit is especially obvious when a portion of a block is updated and the rest of the block also need to be copied to the newly assigned free block. The operation for performing a copy-back is a sequential execution of page-read without burst-reading cycle and copying-program with the address of destination page. A normal read operation with "00h" command with the address of the source page moves the whole 528bytes/264words(X8 device:528bytes, X16 device:264words) data into the internal buffer. As soon as the Flash returns to Ready state, copy-back programming command "8Ah" may be given with three address cycles of target page followed. The data stored in the internal buffer is then programmed directly into the memory cells of the destination page. Once the Copy-Back Program is finished, any additional partial page programming into the copied pages is prohibited before erase. Since the memory array is internally partitioned into two different planes, copy-back program is allowed only within the same memory plane. Thus, A14, the plane address, of source and destination page address must be the same. "When there is a program-failure at Copy-Back operation, error is reported by pass/fail status. But, if Copy-Back operations are accumulated over time, bit error due to charge loss is not checked by external error detection/correction scheme. For this reason, two bit error correction is recommended for the use of Copy-Back operation."
Figure 11. Copy-Back Program Operation tR R/B I/Ox tPROG
00h
Add.(3Cycles) Source Address
8Ah
Add.(3Cycles) Destination Address
70h
I/O0
Pass
Fail
30
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0 BLOCK ERASE
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
The Erase operation is done on a block basis. Block address loading is accomplished in two cycles initiated by an Erase Setup command(60h). Only address A14 to A24 is valid while A9 to A13 is ignored. The Erase Confirm command(D0h) following the block address loading initiates the internal erasing process. This two-step sequence of setup followed by execution command ensures that memory contents are not accidentally erased due to external noise conditions. At the rising edge of WE after the erase confirm command input, the internal write controller handles erase and erase-verify. When the erase operation is completed, the Write Status Bit(I/O 0) may be checked. Figure 12 details the sequence.
Figure 12. Block Erase Operation tBERS
R/B I/Ox
60h
Address Input(2Cycle) Block Add. : A9 ~ A24
D0h
70h
I/O0
Pass
Fail
READ STATUS
The device contains a Status Register which may be read to find out whether program or erase operation is completed, and whether the program or erase operation is completed successfully. After writing 70h command to the command register, a read cycle outputs the content of the Status Register to the I/O pins on the falling edge of CE or RE, whichever occurs last. This two line control allows the system to poll the progress of each device in multiple memory connections even when R/B pins are common-wired. RE or CE does not need to be toggled for updated status. Refer to table 4 for specific Status Register definitions. The command register remains in Status Read mode until further commands are issued to it. Therefore, if the status register is read during a random read cycle, a read command(00h or 50h) should be given before sequential page read cycle.
Table4. Read Status Register Definition
I/O # I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 I/O 8~15 Device Operation Write Protect Not use Reserved for Future Use Status Program / Erase Definition "0" : Successful Program / Erase "1" : Error in Program / Erase "0" "0" "0" "0" "0" "0" : Busy "0" : Protected Don' care t "1" : Ready "1" : Not Protected
31
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0 READ ID
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
The device contains a product identification mode, initiated by writing 90h to the command register, followed by an address input of 00h. Two read cycles sequentially output the manufacture code(ECh), and the device code respectively. The command register remains in Read ID mode until further commands are issued to it. Figure 13 shows the operation sequence.
Figure 13. Read ID Operation CLE tCEA CE WE tAR ALE RE I/Ox tWHR
90h 00h Address. 1cycle
tREA
ECh Maker code
Device Code* Device code
Device K9F5608Q0B K9F5608U0B K9F5616Q0B K9F5616U0B
Device Code* 35h 75h 45h 55h
RESET
The device offers a reset feature, executed by writing FFh to the command register. When the device is in Busy state during random read, program or erase mode, the reset operation will abort these operations. The contents of memory cells being altered are no longer valid, as the data will be partially programmed or erased. The command register is cleared to wait for the next command, and the Status Register is cleared to value C0h when WP is high. Refer to table 5 for device status after reset operation. If the device is already in reset state a new reset command will not be accepted by the command register. The R/B pin transitions to low for tRST after the Reset command is written. Refer to Figure 14 below.
Figure 14. RESET Operation tRST
R/B I/Ox
FFh
Table5. Device Status
After Power-up Operation Mode Read 1 After Reset Waiting for next command
32
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
READY/BUSY
The device has a R/B output that provides a hardware method of indicating the completion of a page program, erase and random read completion. The R/B pin is normally high but transitions to low after program or erase command is written to the command register or random read is started after address loading. It returns to high when the internal controller has finished the operation. The pin is an open-drain driver thereby allowing two or more R/B outputs to be Or-tied. Because pull-up resistor value is related to tr(R/B) and current drain during busy(ibusy) , an appropriate value can be obtained with the following reference chart(Fig 15). Its value can be determined by the following guidance.
Rp VCC
ibusy 1.8V device - VOL : 0.1V, VOH : VCCq-0.1V 3.3V device - VOL : 0.4V, VOH : 2.4V Ready Vcc
R/B open drain output
VOH
CL
VOL Busy tf tr
GND Device
Fig 15 Rp vs tr ,tf & Rp vs ibusy
@ Vcc = 1.8V, Ta = 25C , CL = 30pF
2.4
tr,tf [s]
tr,tf [s]
@ Vcc = 3.3V, Ta = 25C , CL = 100pF
400
Ibusy [A]
1.2
200n
1.7
2m tr
0.85 60 0.57 0.43 1.7 90 120
200n tr
100 3.6
200
0.8 0.6
2m 1m
100n
30 1.7
1m
100n
tf
1.7
1.7
tf
3.6
3.6
3.6
1K
2K
3K Rp(ohm)
4K
1K
2K
3K Rp(ohm)
4K
Rp value guidance
VCC(Max.) - VOL(Max.) IOL + IL VCC(Max.) - VOL(Max.) IOL + IL = = 1.85V 3mA + IL 3.2V 8mA + IL
Rp(min, 1.8V part) =
Rp(min, 3.3V part) =
where IL is the sum of the input currents of all devices tied to the R/B pin. Rp(max) is determined by maximum permissible limit of tr
33
Ibusy [A]
300n
Ibusy
3m
300n
Ibusy
300
3m
K9F5608U0B-VCB0,VIB0,FCB0,FIB0 K9F5608Q0B-DCB0,DIB0,HCB0,HIB0 K9F5608U0B-YCB0,YIB0,PCB0,PIB0 K9F5608U0B-DCB0,DIB0,HCB0,HIB0 Data Protection & Powerup sequence
K9F5616Q0B-DCB0,DIB0,HCB0,HIB0 K9F5616U0B-YCB0,YIB0,PCB0,PIB0 K9F5616U0B-DCB0,DIB0,HCB0,HIB0
FLASH MEMORY
The device is designed to offer protection from any involuntary program/erase during power-transitions. An internal voltage detector disables all functions whenever Vcc is below about 1.3V. WP pin provides hardware protection and is recommended to be kept at VIL during power-up and power-down and recovery time of minimum 10s is required before internal circuit gets ready for any command sequences as shown in Figure 16. The two step command sequence for program/erase provides additional software protection.
Figure 16. AC Waveforms for Power Transition
1.8V device : ~ 1.5V 3.3V device : ~ 2.5V VCC High
1.8V device : ~ 1.5V 3.3V device : ~ 2.5V
WP
WE
34
10s


▲Up To Search▲   

 
Price & Availability of K9F5608Q0B-DCB0

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X